Abstract
Design approaches, which take into account signal statistics, show good results with respect to power optimization. Since HDL coding and verification by RTL simulation is the preferred flow in the design of SoCs, this level of design abstraction comprises a high potential for low-power digital design. In this paper an approach is presented, how calculation of RTL signal statistics can be accomplished and which types of on-line statistics can be calculated efficiently. With two small examples it is furthermore shown, how the knowledge about signal statistics can be exploited for low-power design approaches.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
Aghaghiri, Y., Fallah, F., Pedram, M.: Irredundant Address Bus Encoding for Low Power. In: ISLPED-01: ACM/IEEE International Symposium on Low Power Electronics and Design, Huntington Beach, CA, August 2001, pp. 182–187 (2001)
Benini, L., Bruni, D., Macii, A., Macii, E.: Hardware-Assisted Data Compression for Energy Minimization in Systems with Embedded Processors. In: DATE-2002: IEEE Design Automation and Test in Europe, Paris, France, March 2002, pp. 449–452 (2002)
Benini, L., De Micheli, G., Macii, A., Macii, E., Poncino, M.: Reducing Power Consumption of Dedicated Processors Through Instruction Set Encoding. In: GLS-VLSI-1998:IEEE/ACM Great Lakes Symposium on VLSI, Lafayette, IN (February 1998)
Benini, L., Macii, A., Macii, E., Poncino, M.: Increasing energy efficiency of embedded systems by application-specific memory hierarchy generation. IEEE Design and Test 17, 74–85 (2000)
Cadence, Inc., PLI 1.0 User Guide and Reference, Product Version 3.4, San Jose, CA (2002)
Chandrakasan, A.P., Brodersen, R.W.: Minimizing Power Consumption in DigitalCurcuits. Proceedings of the IEEE 83(4), 498–523 (1995)
Macii, A., Macii, E., Crudo, F., Zafalon, R.: A New Algorithm for Energy Driven DataCompression in VLIW Embedded Processors. In: DATE-2003: IEEE Design Automation and Test in Europe, Munich, Germany, March 2003, pp. 24–29 (2003)
Macii, A., Macii, E., Poncino, M.: Improving the Efficiency of Memory Partitioning by Address Clustering. In: DATE-2003: IEEE Design Automation and Test in Europe, Munich, Germany, March 2003, pp. 18–23 (2003)
Model Technology Inc., Modelsim Foreign Language Interface, Version 5.6b, Portland, OR (2002)
Landman, P., Rabaey, J.M.: Architectural Power Analysis: The Dual Bit Type Method. IEEE Transactions on Very Large Scale Integration (VLSI) Systems 3(2), 173–187 (1995)
Smith, S.W.: The Scientist and Engineer’s Guide to Digital Signal Processing, 2nd edn. California Technical Publishing, San Diego (1999)
Synopsys Inc., Power Compiler Reference Manual v.2001.08, Mountain View, CA (2001)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2003 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Fugger, P. (2003). RTL-Based Signal Statistics Calculation Facilitates Low Power Design Approaches. In: Chico, J.J., Macii, E. (eds) Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation. PATMOS 2003. Lecture Notes in Computer Science, vol 2799. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-540-39762-5_62
Download citation
DOI: https://doi.org/10.1007/978-3-540-39762-5_62
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-20074-1
Online ISBN: 978-3-540-39762-5
eBook Packages: Springer Book Archive