Abstract
Traditionally, the global clock distribution tree or network is routed on the top metals of the chip. The metal thickness and width in the highest metal layer are larger than those in the lower layers. Furthermore, the wires comprising the package layer are even wider and thicker, with usually a 1–2 order larger line scale than the on-chip interconnects. The interconnect resistance on package is 2–4 order less than the on-chip metal resistance. Based on flip chip technology and area I/Os, the global clock tree or network can be routed on the package. The layout design of the chip becomes easier by separating the global clock network from the rest. The clock trees on the package layers still have few obstacles to overcome before it is applied to the real chips, which will be studied in this chapter. Section 9.1 presents an overview. Section 9.2 discusses the ESD design. Section 9.3 shows the noise considerations. Section 9.4 shows the experimental results on a microprocessor test chip. Section 9.5 provides a summary to this chapter.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
Author information
Authors and Affiliations
Rights and permissions
Copyright information
© 2003 Springer Science+Business Media Dordrecht
About this chapter
Cite this chapter
Zhu, Q.K. (2003). Routing Clock On Package. In: High-Speed Clock Network Design. Springer, Boston, MA. https://doi.org/10.1007/978-1-4757-3705-9_9
Download citation
DOI: https://doi.org/10.1007/978-1-4757-3705-9_9
Publisher Name: Springer, Boston, MA
Print ISBN: 978-1-4419-5336-0
Online ISBN: 978-1-4757-3705-9
eBook Packages: Springer Book Archive